

# 50 A VRPower® Integrated Power Stage

## **DESCRIPTION**

The SiC788 and SiC788A are integrated power stage solutions optimized for synchronous buck applications to offer high current, high efficiency, and high power density performance. Packaged in Vishay's proprietary 6 mm x 6 mm MLP package, SiC788 and SiC788A enable voltage regulator designs to deliver up to 50 A continuous current per phase.

The internal power MOSFETs utilize Vishay's state-of-the-art Gen IV TrenchFET® technology that delivers industry benchmark performance to significantly reduce switching and conduction losses.

The SiC788 and SiC788A incorporate an advanced MOSFET gate driver IC that features high current driving capability, adaptive dead-time control, an integrated bootstrap Schottky diode, a thermal warning (THWn) that alerts the system of excessive junction temperature, and skip mode (SMOD#) to improve light load efficiency. The drivers are also compatible with a wide range of PWM controllers and supports tri-state PWM, 3.3 V (SiC788A) and5 V (SiC788) PWM logic.

## **FEATURES**





- Vishay's Gen IV MOSFET technology and a low-side MOSFET with integrated Schottky diode
- Delivers up to 50 A continuous current
- 95 % peak efficiency
- High frequency operation up to 1.5 MHz
- Power MOSFETs optimized for 12 V input stage
- 3.3 V (SiC788A) and 5 V (SiC788) PWM logic with tri-state and hold-off
- SMOD# logic for light load efficiency improvement
- Low PWM propagation delay (< 20 ns)
- Thermal monitor flag
- Faster enable / disable
- Under voltage lockout for V<sub>CIN</sub>
- Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a>

#### **APPLICATIONS**

• Multi-phase VRDs for CPU, GPU, and memory

# TYPICAL APPLICATION DIAGRAM



Fig. 1 - SiC788 and SiC788A Typical Application Diagram



# **PINOUT CONFIGURATION**



Fig. 2 - SiC788 and SiC788A Pin Configuration

| PIN DESCRIPTIO   | PIN DESCRIPTION  |                                                      |  |  |  |
|------------------|------------------|------------------------------------------------------|--|--|--|
| PIN NUMBER       | NAME             | FUNCTION                                             |  |  |  |
| 1                | SMOD#            | Low-side gate turn-off logic. Active low             |  |  |  |
| 2                | V <sub>CIN</sub> | Supply voltage for internal logic circuitry          |  |  |  |
| 3                | $V_{DRV}$        | Supply voltage for internal gate driver              |  |  |  |
| 4                | BOOT             | High-side driver bootstrap voltage                   |  |  |  |
| 5, 37, 41        | C <sub>GND</sub> | Analog ground for the driver IC                      |  |  |  |
| 6                | GH               | High-side gate signal                                |  |  |  |
| 7                | PHASE            | Return path of high-side gate driver                 |  |  |  |
| 8 to 14, 42      | V <sub>IN</sub>  | Power stage input voltage. Drain of high side MOSFET |  |  |  |
| 15, 29 to 35, 43 | $V_{SWH}$        | Switch node of the power stage                       |  |  |  |
| 16 to 28         | P <sub>GND</sub> | Power ground                                         |  |  |  |
| 36               | GL               | Low-side gate signal                                 |  |  |  |
| 38               | THWn             | Thermal warning open drain output                    |  |  |  |
| 39               | DSBL#            | Disable pin. Active low                              |  |  |  |
| 40               | PWM              | PWM control input                                    |  |  |  |

| ORDERING INFORMATION                    |                      |                                    |                     |  |
|-----------------------------------------|----------------------|------------------------------------|---------------------|--|
| PART NUMBER PACKAGE MARKING CODE OPTION |                      |                                    |                     |  |
| SiC788ACD-T1-GE3                        | PowerPAK® MI P66-40I | SiC788A                            | 3.3 V PWM optimized |  |
| SiC788CD-T1-GE3                         | FOWEIPAK* MILPOO-40L | MLP66-40L SiC788 5 V PWM optimized |                     |  |
| SiC788ADB and SiC788DB                  |                      | Reference board                    |                     |  |

| ABSOLUTE MAXIMUM RATING                             | GS                                                                         |                                |      |  |
|-----------------------------------------------------|----------------------------------------------------------------------------|--------------------------------|------|--|
| ELECTRICAL PARAMETER                                | CONDITIONS                                                                 | LIMIT                          | UNIT |  |
| Input voltage                                       | V <sub>IN</sub>                                                            | -0.3 to +25                    |      |  |
| Control logic supply voltage                        | V <sub>CIN</sub>                                                           | -0.3 to +7                     |      |  |
| Drive supply voltage                                | V <sub>DRV</sub>                                                           | -0.3 to +7                     |      |  |
| Switch node (DC voltage)                            | V                                                                          | -0.3 to +25                    |      |  |
| Switch node (AC voltage) (1)                        | V <sub>SWH</sub>                                                           | -8 to +30                      |      |  |
| BOOT voltage (DC voltage)                           |                                                                            | 32                             | V    |  |
| BOOT voltage (AC voltage) (2)                       | V <sub>BOOT</sub>                                                          | 38                             |      |  |
| BOOT to PHASE (DC voltage)                          |                                                                            | -0.3 to +7                     |      |  |
| BOOT to PHASE (AC voltage) (3)                      | VBOOT- PHASE                                                               | -0.3 to +8                     |      |  |
| All logic inputs and outputs (PWM, DSBL#, and THWn) |                                                                            | -0.3 to V <sub>CIN</sub> + 0.3 |      |  |
| Output suggest 1 (4)                                | f <sub>S</sub> = 300 kHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.8 V | 50                             | A    |  |
| Output current, I <sub>OUT(AV)</sub> <sup>(4)</sup> | f <sub>S</sub> = 1 MHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.8 V   | 40                             |      |  |
| Max. operating junction temperature                 | TJ                                                                         | 150                            |      |  |
| Ambient temperature                                 | T <sub>A</sub>                                                             | -40 to +125                    | °C   |  |
| Storage temperature                                 | T <sub>stg</sub>                                                           | -65 to +150                    |      |  |
| Floatroatatic discharge protection                  | Human body model, JESD22-A114                                              | 5000                           | V    |  |
| Electrostatic discharge protection                  | Charged device model, JESD22-C101                                          | 1000                           | v    |  |

#### Notes

- <sup>(1)</sup> The specification values indicated "AC" is  $V_{SWH}$  to  $P_{GND}$ , -8 V (< 20 ns, 10  $\mu$ J), min. and 30 V (< 50 ns), max.
- $^{(2)}$  The specification value indicates "AC voltage" is  $V_{BOOT}$  to  $P_{GND}$ , 36 V (< 50 ns) max.
- $^{(3)}$  The specification value indicates "AC voltage" is  $V_{BOOT}$  to  $V_{PHASE}$ , 8 V (< 20 ns) max.
- (4) Output current rated with testing evaluation board at T<sub>A</sub> = 25 °C with natural convection cooling. The rating is limited by the peak evaluation board temperature, T<sub>J</sub> = 150 °C, and varies depending on the operating conditions and PCB layout. This rating may be changed with different application settings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE                          |                    |         |         |      |  |
|------------------------------------------------------|--------------------|---------|---------|------|--|
| ELECTRICAL PARAMETER                                 | MINIMUM            | TYPICAL | MAXIMUM | UNIT |  |
| Input voltage (V <sub>IN</sub> )                     | 4.5                | -       | 18      |      |  |
| Drive supply voltage (V <sub>DRV</sub> )             | 4.5                | 5       | 5.5     |      |  |
| Control logic supply voltage (V <sub>CIN</sub> )     | 4.5                | 5       | 5.5     | v    |  |
| BOOT to PHASE (V <sub>BOOT-PHASE</sub> , DC voltage) | 4                  | 4.5     | 5.5     |      |  |
| Thermal resistance from junction to PAD              | ction to PAD - 1 - |         | °C/W    |      |  |
| Thermal resistance from junction to case             | -                  | 2.5     | -       | C/VV |  |

| PARAMETER                              | SYMBOL                                         | TEST CONDITION                                                                                                                   |          | LIMITS    |              | UNIT     |
|----------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-----------|--------------|----------|
|                                        | STWIBOL                                        | TEST SONDITION                                                                                                                   | MIN.     | TYP.      | MAX.         | CIVIT    |
| POWER SUPPLY                           |                                                | V 0V no quitabing V FLOAT                                                                                                        | l        | OF        |              | l        |
| Control logic comply comment           |                                                | V <sub>DSBL#</sub> = 0 V, no switching, V <sub>PWM</sub> = FLOAT                                                                 | -        | 85<br>290 | -            |          |
| Control logic supply current           | I <sub>VCIN</sub>                              | $V_{DSBL\#} = 5 \text{ V}$ , no switching, $V_{PWM} = FLOAT$<br>$V_{DSBL\#} = 5 \text{ V}$ , $f_S = 300 \text{ kHz}$ , $D = 0.1$ | _        | 295       | <del>-</del> | μA       |
|                                        |                                                |                                                                                                                                  |          | 295       |              |          |
|                                        |                                                | $f_S = 300 \text{ kHz}, D = 0.1$<br>$f_S = 1 \text{ MHz}, D = 0.1$                                                               | -        | 30        | 15           | mA       |
| Drive supply current                   | $I_{VDRV}$                                     | $V_{DSBL\#} = 0 \text{ V, no switching}$                                                                                         | _        | 30        |              |          |
|                                        | -                                              | $V_{DSBL\#} = 5 \text{ V}, \text{ no switching}$ $V_{DSBL\#} = 5 \text{ V}, \text{ no switching}$                                | -        | 55        | -            | μΑ       |
| BOOTSTRAP SUPPLY                       |                                                | V <sub>DSBL#</sub> = 5 V, 110 SWITCHING                                                                                          | _        | ] 33      | -            |          |
| Bootstrap diode forward voltage        | $V_{F}$                                        | I <sub>F</sub> = 2 mA                                                                                                            | 1        |           | 0.4          | V        |
| PWM CONTROL INPUT (SiC788)             | VF.                                            | 1 – 2 IIIA                                                                                                                       |          | <u> </u>  | 0.4          |          |
| Rising threshold                       | V <sub>TH PWM R</sub>                          |                                                                                                                                  | 3.4      | 3.7       | 4.0          |          |
| Falling threshold                      | V <sub>TH_PWM_R</sub>                          |                                                                                                                                  | 0.72     | 0.9       | 1.1          |          |
| Tri-state voltage                      | V <sub>TRI</sub>                               | V <sub>PWM</sub> = FLOAT                                                                                                         | -        | 2.3       | - 1.1        | V        |
| Tri-state rising threshold             | V <sub>TRI TH R</sub>                          | VPWM - 1 ES/(1                                                                                                                   | 0.9      | 1.15      | 1.38         | •        |
| Tri-state falling threshold            | VTRI TH R<br>V <sub>TRI TH F</sub>             |                                                                                                                                  | 3.1      | 3.35      | 3.6          |          |
| Tri-state rising threshold hysteresis  | VIRITH F<br>VHYS TRI R                         |                                                                                                                                  | -        | 225       | -            |          |
| Tri-state falling threshold hysteresis | VHYS_IRI_R<br>VHYS_TRI_F                       |                                                                                                                                  |          | 325       |              | mV       |
| ,                                      | VHYS IRLE                                      | V <sub>PWM</sub> = 5 V                                                                                                           | _        | -         | 350          |          |
| PWM input current                      | I <sub>PWM</sub>                               | $V_{PWM} = 0 V$                                                                                                                  | _        | _         | -350         | μΑ       |
| PWM CONTROL INPUT (SiC788A)            |                                                | V PWM − 0 V                                                                                                                      |          |           | -000         |          |
| Rising threshold                       | V                                              |                                                                                                                                  | 2.2      | 2.45      | 2.7          | 1        |
| Falling threshold                      | V <sub>TH_PWM_R</sub><br>V <sub>TH_PWM_F</sub> |                                                                                                                                  | 0.72     | 0.9       | 1.1          |          |
| Tri-state voltage                      | V <sub>TRI</sub>                               | V <sub>PWM</sub> = FLOAT                                                                                                         | -        | 1.8       | - 1.1        | V        |
| Tri-state rising threshold             | V <sub>TRI TH R</sub>                          | VPWM - I LOAI                                                                                                                    | 0.9      | 1.15      | 1.38         | •        |
| Tri-state falling threshold            | VIRI IH R<br>V <sub>TRI TH F</sub>             |                                                                                                                                  | 1.95     | 2.2       | 2.45         |          |
| Tri-state rising threshold hysteresis  | VIRLIH F<br>V <sub>HYS_TRI_R</sub>             |                                                                                                                                  | -        | 225       | -            |          |
| Tri-state falling threshold hysteresis | VHYS_TRI_R<br>VHYS_TRI_F                       |                                                                                                                                  | _        | 275       |              | mV       |
| •                                      | VHYS IRLE                                      | V <sub>PWM</sub> = 3.3 V                                                                                                         | _        | -         | 225          |          |
| PWM input current                      | I <sub>PWM</sub>                               | $V_{PWM} = 0.0 \text{ V}$                                                                                                        | _        | _         | -225         | μΑ       |
| TIMING SPECIFICATIONS                  |                                                | A PANINI — Q A                                                                                                                   | <u>l</u> | <u> </u>  | LLU          | <u>I</u> |
| Tri-State to GH/GL rising              |                                                |                                                                                                                                  |          |           |              |          |
| propagation delay                      | t <sub>PD_TRI_R</sub>                          |                                                                                                                                  | -        | 30        | -            |          |
| Tri-state hold-off time                | t <sub>TSHO</sub>                              |                                                                                                                                  | _        | 130       | _            |          |
| GH - turn off propagation delay        | t <sub>PD</sub> OFF GH                         |                                                                                                                                  | -        | 18        | -            |          |
| GH - turn on propagation delay         |                                                | No load, see fig. 4                                                                                                              |          | 45        |              |          |
| (dead time rising)                     | t <sub>PD_ON_GH</sub>                          | ,                                                                                                                                | -        | 15        | -            |          |
| GL - turn off propagation delay        | t <sub>PD OFF GL</sub>                         |                                                                                                                                  | -        | 12        | -            |          |
| GL - turn on propagation delay         |                                                |                                                                                                                                  |          |           |              | ns       |
| (dead time falling)                    | t <sub>PD_ON_GL</sub>                          |                                                                                                                                  | -        | 8         | -            |          |
| DSBL# low to GH/GL falling             |                                                | Etc. 5                                                                                                                           |          | 45        |              |          |
| propagation delay                      | t <sub>PD_DSBL#_</sub> F                       | Fig. 5                                                                                                                           | -        | 15        | -            |          |
| DSBL# high to GH/GL rising             | +                                              | Fig. 5                                                                                                                           |          | 20        | _            |          |
| propagation delay                      | t <sub>PD_DSBL#_R</sub>                        | Fig. 5                                                                                                                           | -        | 20        |              |          |
| PWM minimum on-time                    | t <sub>PWM ON MIN</sub>                        |                                                                                                                                  | 30       | -         | -            |          |
| DSBL# SMOD# INPUT                      |                                                |                                                                                                                                  |          |           |              |          |
| DSBL# logic input voltage              | V <sub>IH DSBL#</sub>                          | Input logic high                                                                                                                 | 2        | -         | -            |          |
| DODE# logic input voitage              | $V_{IL\_DSBL\#}$                               | Input logic low                                                                                                                  | -        | -         | 8.0          | V        |
| SMOD# logic input voltage              | $V_{IH\_SMOD\#}$                               | Input logic high                                                                                                                 | 2        | -         | -            | •        |
| 0 1 0                                  | V <sub>IL SMOD#</sub>                          | Input logic low                                                                                                                  | -        | -         | 0.8          |          |
| PROTECTION                             |                                                |                                                                                                                                  |          |           |              |          |
| Under voltage lockout                  | V <sub>UVLO</sub>                              | V <sub>CIN</sub> rising, on threshold                                                                                            | -        | 3.7       | 4.1          | V        |
| onder voitage lockout                  |                                                | V <sub>CIN</sub> falling, off threshold                                                                                          | 2.7      | 3.1       | -            | v        |
| Under voltage lockout hysteresis       | V <sub>UVLO_HYST</sub>                         |                                                                                                                                  | -        | 575       | -            | mV       |
| THWn flag set (2)                      | T <sub>THWn SET</sub>                          |                                                                                                                                  | -        | 160       | -            |          |
| THWn flag clear (2)                    | T <sub>THWn CLEAR</sub>                        |                                                                                                                                  | -        | 135       | -            | °C       |
| THWn flag hysteresis (2)               | T <sub>THWn HYST</sub>                         |                                                                                                                                  | -        | 25        | -            | 1        |
|                                        |                                                |                                                                                                                                  |          |           |              |          |

Notes

(1) Typical limits are established by characterization and are not production tested
(2) Guaranteed by design



### **DETAILED OPERATIONAL DESCRIPTION**

## **PWM Input with Tri-state Function**

The PWM input receives the PWM control signal from the VR controller IC. The PWM input is designed to be compatible with standard controllers using two state logic (H and L) and advanced controllers that incorporate tri-state logic (H, L and tri-state) on the PWM output. For two state logic, the PWM input operates as follows. When PWM is driven above V<sub>PWM TH R</sub> the low-side is turned off and the high-side is turned on. When PWM input is driven below V<sub>PWM TH F</sub> the high-side is turned off and the low-side is turned on. For tri-state logic, the PWM input operates as previously stated for driving the MOSFETs when PWM is logic high and logic low. However, there is a third state that is entered as the PWM output of tri-state compatible controller enters its high impedance state during shutdown. The high impedance state of the controller's PWM output allows the SiC788 and SiC788A to pull the PWM input into the tri-state region (see definition of PWM logic and tri-state, Fig. 4). If the PWM input stays in this region for the tri-state hold-off period, t<sub>TSHO</sub>, both high-side and low-side MOSFETs are turned off. The function allows the VR phase to be disabled without negative output voltage swing caused by inductor ringing and saves a Schottky diode clamp. The PWM and tri-state regions are separated by hysteresis to prevent false triggering. The SiC788A incorporates PWM voltage thresholds that are compatible with 3.3 V logic and the SiC788 thresholds are compatible with 5 V logic.

#### Disable (DSBL#)

In the low state, the DSBL# pin shuts down the driver IC and disables both high-side and low-side MOSFETs. In this state, standby current is minimized. If DSBL# is left unconnected, an internal pull-down resistor will pull the pin to  $C_{GND}$  and shut down the IC.

# **Pre-Charger Function**

When DSBL# is driven from below  $V_{IL\_DSBL\#}$  to above  $V_{IH\_DSBL\#}$  the low-side is turned on for a short duration (60 ns typical) to refresh the BOOT capacitor in case it has been discharged due to the driver being in standby for a long period of time.

#### **Diode Emulation Mode (SMOD#)**

When SMOD# is logic low diode emulation mode is enabled and the low-side is turned off. This is a non-synchronous conversion mode that improves light load efficiency by reducing switching losses. Conducted losses that occur in synchronous buck regulators when inductor current is negative can also be reduced. Circuitry in the external controller IC detects when inductor current crosses zero and drives SMOD# below V<sub>IL\_SMOD#</sub> turning the low-side MOSFET off. The function can be also be used for a pre-biased output voltage. If SMOD# is left unconnected, an internal pull up resistor will pull the pin to V<sub>CIN</sub> (logic high) to disable the SMOD# function.

## Thermal Shutdown Warning (THWn)

The THWn pin is an open drain signal that flags the presence of excessive junction temperature. Connect, with a maximum of 20  $k\Omega$ , to  $V_{\text{CIN}}.$  An internal temperature sensor detects the junction temperature. The temperature threshold is 160 °C. When this junction temperature is exceeded the THWn flag is set. When the junction temperature drops below 135 °C the device will clear the THWn signal. The SiC788 and SiC788A do not stop operation when the flag is set. The decision to shutdown must be made by an external thermal control function.

### Voltage Input (V<sub>IN</sub>)

This is the power input to the drain of the high-side power MOSFET. This pin is connected to the high power intermediate BUS rail.

# Switch Node (V<sub>SWH</sub> and PHASE)

The switch node,  $V_{SWH}$ , is the circuit power stage output. This is the output applied to the power inductor and output filter to deliver the output for the buck converter. The PHASE pin is internally connected to the switch node,  $V_{SWH}$ . This pin is to be used exclusively as the return pin for the BOOT capacitor. A 20 k $\Omega$  resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET in the event that  $V_{CIN}$  goes to zero while  $V_{IN}$  is still applied.

# Ground Connections (C<sub>GND</sub> and P<sub>GND</sub>)

 $P_{GND}$  (power ground) should be externally connected to  $C_{GND}$  (control signal ground). The layout of the printed circuit board should be such that the inductance separating  $C_{GND}$  and  $P_{GND}$  is minimized. Transient differences due to inductance effects between these two pins should not exceed 0.5 V

# Control and Drive Supply Voltage Input (VDRV, VCIN)

 $V_{\text{CIN}}$  is the bias supply for the gate drive control IC.  $V_{\text{DRV}}$  is the bias supply for the gate drivers. It is recommended to separate these pins through a resistor. This creates a low pass filtering effect to avoid coupling of high frequency gate drive noise into the IC.

#### **Bootstrap Circuit (BOOT)**

The internal bootstrap diode and an external bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode is incorporated so that only an external capacitor is necessary to complete the bootstrap circuit. Connect a boot strap capacitor with one leg tied to BOOT pin and the other tied to PHASE pin.

# **Shoot-Through Protection and Adaptive Dead Time**

The SiC788 and SiC788A have an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both high-side and low-side MOSFETs are not turned on at the same time. The adaptive dead time control operates as follows. The high-side and low-side gate voltages are monitored to prevent the MOSFET turning on from tuning on until the other MOSFET's gate voltage is sufficiently low (< 1 V). Built in delays also ensure that one power MOSFET is completely off, before the other can be turned ON. This feature helps to adjust dead time as gate transitions change with respect to output current and temperature.

# **Under Voltage Lockout (UVLO)**

During the start up cycle, the UVLO disables the gate drive, holding high-side and low-side MOSFET gates low, until the supply voltage rail has reached a point at which the logic circuitry can be safely activated. The SiC788 and SiC788A also incorporate logic to clamp the gate drive signals to zero when the UVLO falling edge triggers the shutdown of the device. As an added precaution, a 20  $\mbox{k}\Omega$  resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET.

# **FUNCTIONAL BLOCK DIAGRAM**



Fig. 3 - SiC788 and SiC788A Functional Block Diagram

| DEVICE TRUTH TABLE |       |           |    |    |  |
|--------------------|-------|-----------|----|----|--|
| DSBL#              | SMOD# | PWM       | GH | GL |  |
| Open               | X     | X         | L  | L  |  |
| L                  | X     | Х         | L  | L  |  |
| Н                  | L     | L         | L  | L  |  |
| Н                  | L     | Н         | Н  | L  |  |
| Н                  | L     | Tri-state | L  | L  |  |
| Н                  | Н     | L         | L  | Н  |  |
| Н                  | Н     | Н         | Н  | L  |  |
| Н                  | Н     | Tri-state | L  | L  |  |



# **PWM TIMING DIAGRAM**



Fig. 4 - Definition of PWM Logic and Tri-State

# **OPERATION TIMING DIAGRAM: DSBL#**



DSBL# High to GH Rising Propagation Delay

DSBL# High to GL Rising Propagation Delay



DSBL# Low to GH Falling Propagation Delay

DSBL# Low to GL Falling Propagation Delay

Fig. 5 - DSBL# Propagation Delay



# **ELECTRICAL CHARACTERISTICS**

Test condition:  $V_{IN} = 12 \text{ V}$ ,  $V_{DRV} = V_{CIN} = 5 \text{ V}$ , DSBL# = SMOD# = 5 V,  $V_{OUT} = 1.8 \text{ V}$ ,  $V_{OUT} = 250 \text{ nH}$  (DCR = 0.32 m $\Omega$ ),  $V_{A} = 25 \text{ C}$ , natural convection cooling (All power loss and normalized power loss curves show SiC788A losses only unless otherwise stated)



Fig. 6 - Efficiency vs. Output Current



Fig. 7 - Efficiency vs. Output Current



Fig. 8 - Power Loss vs. Switching Frequency



Fig. 9 - Power Loss vs. Output Current



Fig. 10 - Power Loss vs. Output Current





Fig. 11 - Safe Operating Area



Fig. 12 - Driver Supply Current vs. Output Current



Fig. 13 - UVLO Threshold vs. Temperature



Fig. 14 - PWM Threshold vs. Temperature (SiC788A)



Fig. 15 - BOOT Diode Forward Voltage vs. Temperature



Fig. 16 - PWM Threshold vs. Temperature (SiC788)





Fig. 17 - PWM Threshold vs. Driver Supply Voltage (SiC788A)



Fig. 18 - DSBL# Threshold vs. Temperature



Fig. 19 - SMOD# Threshold vs. Temperature



Fig. 20 - PWM Threshold vs. Driver Supply Voltage (SiC788)



Fig. 21 - DSBL# Threshold vs. Driver Supply Voltage



Fig. 22 - SMOD# Threshold vs. Driver Supply Voltage





Fig. 23 - DSBL# Pull-down Current vs. Temperature



Fig. 24 - Driver Quiescent Current vs. Temperature



Fig. 25 - SMOD# Pull-up Current vs. Temperature



Fig. 26 - Driver Quiescent Current vs. Temperature



#### **PCB LAYOUT RECOMMENDATIONS**

Step 1: V<sub>IN</sub> / P<sub>GND</sub> Planes and Decoupling



- 1. Layout V<sub>IN</sub> and P<sub>GND</sub> planes as shown above
- 2. Ceramic capacitors should be placed directly between  $V_{\text{IN}}$  and  $P_{\text{GND}}$ , and as close as possible to IC for best decoupling effect
- Different ceramic capacitor values and packages should be used to cover entire decoupling spectrum, e.g. 1210, 0805, 0603, and 0402
- 4. Smaller capacitance values, placed closer to the IC's  $V_{IN}$  pin(s), result in better high frequency noise absorbing

Step 2: V<sub>SWH</sub> Plane



- Connect output inductor to IC with large plane to lower resistance
- V<sub>SWH</sub> plane also serves as a heat-sink for low-side MOSFET. Please make the plane wide and short to achieve best thermal path
- 3. If a snubber network is required, place components as shown above

Step 3: V<sub>CIN</sub> / V<sub>DRV</sub> Input Filter



- V<sub>CIN</sub> / V<sub>DRV</sub> input filter ceramic capacitors should be placed as close as possible to IC. It is recommended to connect two capacitors separately
- 2. V<sub>CIN</sub> capacitor should be placed between pin 2 and pin 37 (C<sub>GND</sub> of driver IC) to achieve best noise filtering
- 3.  $V_{DRV}$  capacitor should be placed between pin 3 and  $P_{GND}$  to provide maximum instantaneous driver current for low-side MOSFET during switching cycle.  $P_{GND}$  can be connected to inner ground plane through vias, as shown above
- 4. Pin 5 and pin 37 should be connected with  $C_{\mbox{\footnotesize GND}}$  pad, as shown above
- 5. For connecting V<sub>CIN</sub> to C<sub>GND</sub>, it is recommended to use a large plane to reduce parasitic inductance

**Step 4: BOOT Resistor and Capacitor Placement** 



- 1. The components need to be placed as close as possible to IC, directly between PHASE (pin 7) and BOOT (pin 4)
- 2. To reduce parasitic inductance, 0402 package size can be used

www.vishay.com

Vishay Siliconix

Step 5: Signal Routing



- 1. Route the PWM, SMOD#, DSBL#, and THWn signal traces out of the top right corner, next to pin 1
- The PWM signal is a very important signal, both signal and return traces should not cross any power nodes on any layer
- It is best to "shield" these traces from power switching nodes, e.g. V<sub>SWH</sub>, with a GND island to improve signal integrity

Step 6: Adding Thermal Relief Vias



- 1. Thermal relief vias can be added to the  $V_{\text{IN}}$  and  $C_{\text{GND}}$  pads to utilize inner layers for high-current and thermal dissipation
- 2. To achieve better thermal performance, additional vias can be added to  $V_{\text{IN}}$  and  $P_{\text{GND}}$  planes
- 3. The V<sub>SWH</sub> pad is a noise source and it is not recommended to place vias on this pad
- 4. 8 mil vias for pads and 10 mils vias for planes are the optimal sizes. Vias on pad may drain solder during assembly and cause assembly issues. Please consult with the assembly house for guidelines

**Step 7: Ground Connection** 



- It is recommended to make the entire first inner layer (below top layer) the ground plane
- The ground plane provides analog ground and power ground connections
- The ground plane provides shielding between noise source on top layer and signal traces on bottom layer

www.vishay.com

# Vishay Siliconix

| PRODUCT SUMMARY                    |                                                                                                 |                                                                                                   |
|------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Part number                        | SiC788                                                                                          | SiC788A                                                                                           |
| Description                        | 50 A power stage, 4.5 V <sub>IN</sub> to 18 V <sub>IN</sub> , 5 V PWM with diode emulation mode | 50 A power stage, 4.5 V <sub>IN</sub> to 18 V <sub>IN</sub> , 3.3 V PWM with diode emulation mode |
| Input voltage min. (V)             | 4.5                                                                                             | 4.5                                                                                               |
| Input voltage max. (V)             | 18                                                                                              | 18                                                                                                |
| Continuous current rating max. (A) | 50                                                                                              | 50                                                                                                |
| Switch frequency max. (kHz)        | 1000                                                                                            | 1000                                                                                              |
| Enable (yes / no)                  | Yes                                                                                             | Yes                                                                                               |
| Monitoring features                | -                                                                                               | -                                                                                                 |
| Protection                         | UVLO, THDN                                                                                      | UVLO, THDN                                                                                        |
| Light load mode                    | Diode emulation                                                                                 | Diode emulation                                                                                   |
| Pulse-width modulation (V)         | 5                                                                                               | 3.3                                                                                               |
| Package type                       | PowerPAK MLP66-40L                                                                              | PowerPAK MLP66-40L                                                                                |
| Package size (W, L, H) (mm)        | 6.0 x 6.0 x 0.75                                                                                | 6.0 x 6.0 x 0.75                                                                                  |
| Status code                        | 2                                                                                               | 2                                                                                                 |
| Product type                       | VRPower (DrMOS)                                                                                 | VRPower (DrMOS)                                                                                   |
| Applications                       | Computer, industrial, networking                                                                | Computer, industrial, networking                                                                  |

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?62985">www.vishay.com/ppg?62985</a>.

# PowerPAK® MLP66-40 Case Outline



| DIM.              | MILLIMETERS |           |      | INCHES    |            |       |
|-------------------|-------------|-----------|------|-----------|------------|-------|
|                   | MIN.        | NOM.      | MAX. | MIN.      | NOM.       | MAX.  |
| A <sup>(8)</sup>  | 0.70        | 0.75      | 0.80 | 0.027     | 0.029      | 0.031 |
| A1                | 0.00        | -         | 0.05 | 0.000     | -          | 0.002 |
| A2                |             | 0.20 ref. |      |           | 0.008 ref. |       |
| b <sup>(4)</sup>  | 0.20        | 0.25      | 0.30 | 0.078     | 0.098      | 0.011 |
| D                 |             | 6.00 BSC  |      |           | 0.236 BSC  |       |
| е                 |             | 0.50 BSC  |      |           | 0.019 BSC  |       |
| E                 | 6.00 BSC    |           |      | 0.236 BSC |            |       |
| L                 | 0.35        | 0.40      | 0.45 | 0.013     | 0.015      | 0.017 |
| N <sup>(3)</sup>  | 40          |           |      | 40        |            |       |
| Nd <sup>(3)</sup> |             | 10        |      | 10        |            |       |
| Ne <sup>(3)</sup> |             | 10        |      | 10        |            |       |
| D2-1              | 1.45        | 1.50      | 1.55 | 0.057     | 0.059      | 0.061 |
| D2-2              | 1.45        | 1.50      | 1.55 | 0.057     | 0.059      | 0.061 |
| D2-3              | 2.35        | 2.40      | 2.45 | 0.095     | 0.094      | 0.096 |
| E2-1              | 4.35        | 4.40      | 4.45 | 0.171     | 0.173      | 0.175 |
| E2-2              | 1.95        | 2.00      | 2.05 | 0.076     | 0.078      | 0.080 |
| E2-3              | 1.95        | 2.00      | 2.05 | 0.076     | 0.078      | 0.080 |
| K1                | 0.73 BSC    |           |      | 0.028 BSC |            |       |
| K2                | 0.21 BSC    |           |      |           | 0.008 BSC  |       |

ECN: T14-0826-Rev. B, 12-Jan-15

# Notes

DWG: 5986

- 1. Use millimeters as the primary measurement
- 2. Dimensioning and tolerances conform to ASME Y14.5M. 1994
- 3. N is the number of terminals. Nd is the number of terminals in X-direction and Ne is the number of terminals in Y-direction

 $\Delta$ Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip

The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body Exact shape and size of this feature is optional

7. Package warpage max. 0.08 mm

Applied only for terminals

Revision: 12-Jan-15 1 Document Number: 64846



# Recommended Land Pattern PowerPAK® MLP66-40L



All Dimensions are in milimeters



# **Legal Disclaimer Notice**

Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Vishay products are not designed for use in life-saving or life-sustaining applications or any application in which the failure of the Vishay product could result in personal injury or death unless specifically qualified in writing by Vishay. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.